Intel 2760QM Datový list Strana 132

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 564
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků
Zobrazit stránku 131
Processor Integrated I/O (IIO) Configuration Registers
132 Datasheet, Volume 2
3.2.7.7 XPPMEVH[0:1]—XP PM Events High Register
Selections in this register correspond to fields within the PEX packet header. Each field
selection is ANDed with all other fields in this register including the XPPMEVL except for
the Global Event signals. These signals are OR’ed with any event in the XPPMEVL and
enables for debug operations requiring the accumulation of specific debug signals.The
qualifications for fields in this register are as follows.
XPPMEVH[0:1]
Bus: 0 Device: 0 Function: 0 Offset: 4A4, 4A8
Bus: 0 Device: 2 Function: 0 Offset: 4A4, 4A8
Bus: 0 Device: 3 Function: 0 Offset: 4A4, 4A8
Bit Attr
Reset
Value
Description
31:8 RV 0h Reserved
7:2 RW 0h
Global Event Selection
Selects which GE[3:0] is used for event counting. This field is ORd with other
fields in this register. The GEs cannot be qualified with other PerfMon signals.If
more than 1 GE is selected then the resultant event is the OR between each GE.
However, properly counting Global Event based on design, XP PM Response
Control Register bit 13:11 CENS must be set to choose GE[3:0] and also bit 18:17
CNTEVSEL must be set to 2’b10.
1x_xxxx = GE[5]
x1_xxxx = GE[4]
xx_1xxx = GE[3]
xx_x1xx = GE[2]
xx_xx1x = GE[1]
xx_xxx1 = GE[0]
1:0 RW 00b
Inbound or Outbound Selection
Selects which path to count transactions.
1x = Outbound
x1 = Inbound (from PCI bus)
11 = Either
Zobrazit stránku 131
1 2 ... 127 128 129 130 131 132 133 134 135 136 137 ... 563 564

Komentáře k této Příručce

Žádné komentáře