Intel AT80612002931AB Datový list Strana 319

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 520
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků
Zobrazit stránku 318
Intel
®
Xeon
®
Processor C5500/C3500 Series
February 2010 Datasheet, Volume 1
Order Number: 323103-001 319
IIO Ordering Model
5.6 Configuration Register Ordering Rules
The IIO implements legacy PCI configuration space registers. Legacy PCI configuration
registers are accessed with NcCfgRd and NcCfgWr transactions (using PCI Bus, Device
Function) received on the Intel
®
QPI interface.
For PCI configuration space, the ordering requirements are the same as standard, non-
posted configuration cycles on PCI. See Section 5.2.1 and Section 5.3.1 for details.
Furthermore, on configuration writes to the IIO the completion is returned by the IIO
only after the data is actually written into the register.
5.7 Intel
®
VT-d Ordering Exceptions
The transaction flow to support the address remapping feature of Intel
®
VT-d requires
that the IIO reads from an address translation table stored in memory. This table read
has the added ordering requirement that it must be able to pass all other inbound non-
posted requests (including non-table reads). If not for this bypassing requirement,
there would be an ordering dependence on peer-to-peer reads resulting in a deadlock.
§ §
Zobrazit stránku 318
1 2 ... 314 315 316 317 318 319 320 321 322 323 324 ... 519 520

Komentáře k této Příručce

Žádné komentáře