Intel BX8060515750 Datový list

Procházejte online nebo si stáhněte Datový list pro Procesory Intel BX8060515750. Intel Core Core™ i5-750 Processor (8M Cache, 2.66 GHz) Uživatelská příručka

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 300
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků

Shrnutí obsahu

Strany 1 - Desktop Processor Series

Document Number: 322165-001Intel® Core™ i7-800 and i5-700 Desktop Processor SeriesDatasheet – Volume 2September 2009

Strany 2 - Legal Lines and Disclaimers

10 Datasheet, Volume 24.10.28MC_CHANNEL_0_EW_BGF_SETTINGSMC_CHANNEL_1_EW_BGF_SETTINGS...2574.10.29M

Strany 3 - Contents

Processor Integrated I/O (IIO) Configuration Registers100 Datasheet, Volume 28RO 0SERR EnableFor PCI Express/DMI ports, this field enables notifying t

Strany 4 - 4 Datasheet, Volume 2

Datasheet, Volume 2 101Processor Integrated I/O (IIO) Configuration Registers3.4.2.4 PCISTS—PCI Status RegisterThe PCI Status register is a 16-bit sta

Strany 5 - Datasheet, Volume 2 5

Processor Integrated I/O (IIO) Configuration Registers102 Datasheet, Volume 212 RO 0Received Target AbortThis bit is set when a device experiences a

Strany 6 - 6 Datasheet, Volume 2

Datasheet, Volume 2 103Processor Integrated I/O (IIO) Configuration Registers3.4.2.5 RID—Revision Identification RegisterThis register contains the re

Strany 7 - Datasheet, Volume 2 7

Processor Integrated I/O (IIO) Configuration Registers104 Datasheet, Volume 23.4.2.8 HDR—Header Type RegisterThis register identifies the header layou

Strany 8 - 8 Datasheet, Volume 2

Datasheet, Volume 2 105Processor Integrated I/O (IIO) Configuration Registers3.4.2.12 INTLIN—Interrupt Line RegisterThe Interrupt Line register is use

Strany 9 - Datasheet, Volume 2 9

Processor Integrated I/O (IIO) Configuration Registers106 Datasheet, Volume 23.4.3.2 NXTPTR—PCI Express® Next Capability List RegisterThe PCI Express

Strany 10 - 10 Datasheet, Volume 2

Datasheet, Volume 2 107Processor Integrated I/O (IIO) Configuration Registers3.4.3.4 DEVCAP—PCI Express® Device Capabilities RegisterThe PCI Express D

Strany 11 - Datasheet, Volume 2 11

Processor Integrated I/O (IIO) Configuration Registers108 Datasheet, Volume 23.4.3.5 DEVCTRL—PCI Express® Device Control RegisterThe PCI Express Devic

Strany 12 - 12 Datasheet, Volume 2

Datasheet, Volume 2 109Processor Integrated I/O (IIO) Configuration Registers1 RO 0Non Fatal Error Reporting EnableThis bit applies only to the PCI Ex

Strany 13 - Datasheet, Volume 2 13

Datasheet, Volume 2 11MC_RIR_WAY_CH1_26; MC_RIR_WAY_CH1_27MC_RIR_WAY_CH1_28; MC_RIR_WAY_CH1_29MC_RIR_WAY_CH1_30; MC_RIR_WAY_CH1_31...

Strany 14 - 14 Datasheet, Volume 2

Processor Integrated I/O (IIO) Configuration Registers110 Datasheet, Volume 23.4.3.6 DEVSTS—PCI Express® Device Status RegisterThe PCI Express Device

Strany 15 - Revision History

Datasheet, Volume 2 111Processor Integrated I/O (IIO) Configuration Registers3.4.4 Intel® VT-d, Address Mapping, System Management Registers (Device 8

Strany 16 - 16 Datasheet, Volume 2

Processor Integrated I/O (IIO) Configuration Registers112 Datasheet, Volume 23.4.4.2 IIOMISCSS—Integrated I/O MISC StatusThis register can be used to

Strany 17 - 1 Introduction

Datasheet, Volume 2 113Processor Integrated I/O (IIO) Configuration Registers3.4.4.4 TOLM—Top of Low MemoryTop of low memory. Note that bottom of low

Strany 18 - Introduction

Processor Integrated I/O (IIO) Configuration Registers114 Datasheet, Volume 23.4.4.7 NCMEM.LIMIT—NCMEM LimitLimit address of Intel QuickPath Interconn

Strany 19 - 2 Configuration Process and

Datasheet, Volume 2 115Processor Integrated I/O (IIO) Configuration Registers26 RWL 0Hide_Dev16_Fun0 When set, hide Device #16/Function #0When set, al

Strany 20

Processor Integrated I/O (IIO) Configuration Registers116 Datasheet, Volume 23RWL 0Hide_Dev3 When set, hide Device 31. This bit has no impact on any c

Strany 21 - 2.2 Configuration Mechanisms

Datasheet, Volume 2 117Processor Integrated I/O (IIO) Configuration Registers3.4.4.9 DEVHIDE2—Device Hide 2 RegisterThis register provides a method to

Strany 22 - 22 Datasheet, Volume 2

Processor Integrated I/O (IIO) Configuration Registers118 Datasheet, Volume 23.4.4.10 IIOBUSNO—IIO Internal Bus Number3.4.4.11 LMMIOL.BASE—Local MMIOL

Strany 23 - Datasheet, Volume 2 23

Datasheet, Volume 2 119Processor Integrated I/O (IIO) Configuration Registers3.4.4.12 LMMIOL.LIMIT—Local MMIOL Limit3.4.4.13 LMMIOH.BASE—Local MMIOH B

Strany 24 - 24 Datasheet, Volume 2

12 Datasheet, Volume 25.5 System Management Mode (SMM) ...2875.5.1 SMM Space Definit

Strany 25 - Datasheet, Volume 2 25

Processor Integrated I/O (IIO) Configuration Registers120 Datasheet, Volume 23.4.4.15 LMMIOH.BASEU—Local MMIOH Base Upper3.4.4.16 LMMIOH.LIMITU—Local

Strany 26 - 2.5 I/O Mapped Registers

Datasheet, Volume 2 121Processor Integrated I/O (IIO) Configuration Registers3.4.4.18 LCFGBUS.LIMIT—Local Configuration Bus Number Limit Register3.4.4

Strany 27 - Configuration Registers

Processor Integrated I/O (IIO) Configuration Registers122 Datasheet, Volume 23.4.4.21 GMMIOH.BASE—Global MMIOH Base3.4.4.22 GMMIOH.LIMIT—Global MMIOH

Strany 28 - 3.2 Device Mapping

Datasheet, Volume 2 123Processor Integrated I/O (IIO) Configuration Registers3.4.4.23 GMMIOH.BASEU—Global MMIOH Base Upper3.4.4.24 GMMIOH.LIMITU—Globa

Strany 29 - PCI Header

Processor Integrated I/O (IIO) Configuration Registers124 Datasheet, Volume 23.4.4.26 GCFGBUS.LIMIT—Global Configuration Bus Number Limit Register3.4.

Strany 30 - 30 Datasheet, Volume 2

Datasheet, Volume 2 125Processor Integrated I/O (IIO) Configuration Registers3.4.4.29 VTBAR—Base Address Register for Intel® VT-d Chipset RegistersReg

Strany 31

Processor Integrated I/O (IIO) Configuration Registers126 Datasheet, Volume 23.4.4.30 VTGENCTRL—Intel® VT-d General Control RegisterRegister: VTGENCTR

Strany 32

Datasheet, Volume 2 127Processor Integrated I/O (IIO) Configuration Registers3.4.4.31 VTISOCHCTRL—Intel VT-d Isoch Related Control Register3.4.4.32 VT

Strany 33

Processor Integrated I/O (IIO) Configuration Registers128 Datasheet, Volume 23.4.4.33 VTSTS—Intel® VT-d Status Register3.4.5 Semaphore and ScratchPad

Strany 34

Datasheet, Volume 2 129Processor Integrated I/O (IIO) Configuration Registers3.4.5.4 SR[12:15]—Scratch Pad Register 12-15 (Non-Sticky)3.4.5.5 SR[16:17

Strany 35

Datasheet, Volume 2 13Figures2-1 Memory Map to PCI Express* Device Configuration Space...222-2 Processor Configura

Strany 36 - Express space

Processor Integrated I/O (IIO) Configuration Registers130 Datasheet, Volume 23.4.5.8 CWR[4:7]—Conditional Write Registers 4-73.4.5.9 CWR[8:11]—Conditi

Strany 37

Datasheet, Volume 2 131Processor Integrated I/O (IIO) Configuration Registers3.4.5.11 CWR[16:17]—Conditional Write Registers 16-173.4.5.12 CWR[18:23]—

Strany 38 - Integrated I/O bus

Processor Integrated I/O (IIO) Configuration Registers132 Datasheet, Volume 23.4.5.14 IR[4:7]—Increment Registers 4-73.4.5.15 IR[8:11]—Increment Regis

Strany 39

Datasheet, Volume 2 133Processor Integrated I/O (IIO) Configuration Registers3.4.5.17 IR[16:17]—Increment Registers 16-173.4.5.18 IR[18:23]—Increment

Strany 40 - ID Register

Processor Integrated I/O (IIO) Configuration Registers134 Datasheet, Volume 23.4.6 System Control/Status Registers (Device 8, Function 2)3.4.6.1 SYSMA

Strany 41

Datasheet, Volume 2 135Processor Integrated I/O (IIO) Configuration Registers3.4.6.3 SYRE—System ResetThis register controls IIO (Integrated I/O) Rese

Strany 42

Processor Integrated I/O (IIO) Configuration Registers136 Datasheet, Volume 23.4.7.2 IIOSLPSTS_H—IIO Sleep Status High Register3.4.7.3 PMUSTATE—Power

Strany 43

Datasheet, Volume 2 137Processor Integrated I/O (IIO) Configuration Registers3.4.7.4 CTSTS—Throttling Status Register3.4.7.5 CTCTRL—Throttling Control

Strany 44

Processor Integrated I/O (IIO) Configuration Registers138 Datasheet, Volume 23.5.1 Intel® VT-d Configuration Register Space (MMIO)Table 3-13. Intel® V

Strany 45

Datasheet, Volume 2 139Processor Integrated I/O (IIO) Configuration RegistersTable 3-14. Intel® VT-d Memory Mapped Registers — 100h–1FFh, 1100h–11FFhF

Strany 46 - “virtual” PCI-to-PCI bridge

14 Datasheet, Volume 24-13 Device 4, Function 3 — Integrated Memory Controller Channel 0 Thermal Control Registers...

Strany 47 - 3.3.3.22 MLIM—Memory Limit

Processor Integrated I/O (IIO) Configuration Registers140 Datasheet, Volume 2 INVADDRREG200h280h204h284hIOTLBINV208h288h20Ch28Ch210h 290h214h 294h218h

Strany 48

Datasheet, Volume 2 141Processor Integrated I/O (IIO) Configuration Registers3.5.2 Register DescriptionIn the following sections, Intel VT-d registers

Strany 49

Processor Integrated I/O (IIO) Configuration Registers142 Datasheet, Volume 23.5.2.2 VTD_CAP[0:1]—Intel® VT-d Chipset Capabilities Register (Sheet 1 o

Strany 50

Datasheet, Volume 2 143Processor Integrated I/O (IIO) Configuration Registers3.5.2.3 EXT_VTD_CAP[0:1]—Extended Intel® VT-d Capability RegisterRegister

Strany 51

Processor Integrated I/O (IIO) Configuration Registers144 Datasheet, Volume 23.5.2.4 GLBCMD[0:1]—Global Command RegisterRegister: GLBCMD[0:1]Addr: MMI

Strany 52

Datasheet, Volume 2 145Processor Integrated I/O (IIO) Configuration Registers3.5.2.5 GLBSTS[0:1]—Global Status Register3.5.2.6 ROOTENTRYADD[0:1]—Root

Strany 53

Processor Integrated I/O (IIO) Configuration Registers146 Datasheet, Volume 23.5.2.7 CTXCMD[0:1]—Context Command RegisterRegister: CTXCMD[0:1]Addr: MM

Strany 54

Datasheet, Volume 2 147Processor Integrated I/O (IIO) Configuration Registers3.5.2.8 FLTSTS[0:1]—Fault Status RegisterRegister: FLTSTS[0:1]Addr: MMIOB

Strany 55

Processor Integrated I/O (IIO) Configuration Registers148 Datasheet, Volume 23.5.2.9 FLTEVTCTRL[0:1]—Fault Event Control RegisterRegister: FLTEVTCTRL[

Strany 56

Datasheet, Volume 2 149Processor Integrated I/O (IIO) Configuration Registers3.5.2.10 FLTEVTDATA[0:1]—Fault Event Data Register3.5.2.11 FLTEVTADDR[0:1

Strany 57

Datasheet, Volume 2 15Revision History§Revision NumberDescriptionRevision Date-001 Initial releaseSeptember 2009

Strany 58

Processor Integrated I/O (IIO) Configuration Registers150 Datasheet, Volume 23.5.2.14 PROT_LOW_MEM_BASE[0:1]—Protected Memory Low Base Register3.5.2.1

Strany 59

Datasheet, Volume 2 151Processor Integrated I/O (IIO) Configuration Registers3.5.2.17 PROT_HIGH_MEM_LIMIT[0:1]—Protected Memory Limit Base Register3.5

Strany 60

Processor Integrated I/O (IIO) Configuration Registers152 Datasheet, Volume 23.5.2.20 INV_QUEUE_ADD[0:1]—Invalidation Queue Address Register3.5.2.21 I

Strany 61

Datasheet, Volume 2 153Processor Integrated I/O (IIO) Configuration Registers3.5.2.22 INV_COMP_EVT_CTL[0:1]—Invalidation Completion Event Control Regi

Strany 62

Processor Integrated I/O (IIO) Configuration Registers154 Datasheet, Volume 23.5.2.25 INV_COMP_EVT_UPRADDR[0:1]—Invalidation Completion Event Upper Ad

Strany 63

Datasheet, Volume 2 155Processor Integrated I/O (IIO) Configuration Registers3.5.2.27 FLTREC[10,7:0]—Fault Record RegisterFLTREC[10] register is for t

Strany 64

Processor Integrated I/O (IIO) Configuration Registers156 Datasheet, Volume 23.5.2.29 IOTLBINV[0:1]—IOTLB Invalidate RegisterRegister: IOTLBINV[0:1]Ad

Strany 65

Datasheet, Volume 2 157Processor Integrated I/O (IIO) Configuration Registers3.6 Intel® Trusted Execution Technology (Intel® TXT) Register MapTable 3-

Strany 66

Processor Integrated I/O (IIO) Configuration Registers158 Datasheet, Volume 2Table 3-16. Intel® Trusted Execution Technology Registers, cont’dTXT.VER.

Strany 67

Datasheet, Volume 2 159Processor Integrated I/O (IIO) Configuration RegistersTable 3-17. Intel® Trusted Execution Technology Registers, cont’d200h 280

Strany 68

16 Datasheet, Volume 2

Strany 69

Processor Integrated I/O (IIO) Configuration Registers160 Datasheet, Volume 2Table 3-18. Intel® Trusted Execution Technology Registers, cont’dTXT.Heap

Strany 70

Datasheet, Volume 2 161Processor Integrated I/O (IIO) Configuration RegistersTable 3-19. Intel® Trusted Execution Technology Registers, cont’dTXT.Publ

Strany 71

Processor Integrated I/O (IIO) Configuration Registers162 Datasheet, Volume 23.6.1 Intel® TXT Space RegistersThe Intel TXT registers adhere to the pub

Strany 72

Datasheet, Volume 2 163Processor Integrated I/O (IIO) Configuration Registers14 RO 0TXT.LOCALITY3.OPEN.STSThis bit is set when the TXT.CMD.OPEN.LOCALI

Strany 73

Processor Integrated I/O (IIO) Configuration Registers164 Datasheet, Volume 23.6.1.2 TXT.ESTS—Intel® TXT Error Status RegisterThis register is used to

Strany 74

Datasheet, Volume 2 165Processor Integrated I/O (IIO) Configuration Registers3.6.1.3 TXT.THREADS.EXISTS—Intel® TXT Thread Exists RegisterThis register

Strany 75

Processor Integrated I/O (IIO) Configuration Registers166 Datasheet, Volume 23.6.1.5 TXT.ERRORCODE—Intel® TXT Error Code Register When software discov

Strany 76

Datasheet, Volume 2 167Processor Integrated I/O (IIO) Configuration Registers3.6.1.7 TXT.CMD.CLOSE_PRIVATE—Intel® TXT Close Private CommandRegisterThe

Strany 77 - Register (Device 0 DMI)

Processor Integrated I/O (IIO) Configuration Registers168 Datasheet, Volume 23.6.1.9 TXT.ID—Intel® TXT Identifier RegisterThis register holds TXT ID f

Strany 78

Datasheet, Volume 2 169Processor Integrated I/O (IIO) Configuration Registers3.6.1.11 TXT.CMD.UNLOCK.BASE—Intel® TXT Unlock Base Command RegisterWhen

Strany 79

Datasheet, Volume 2 17Introduction1 IntroductionThis is Volume 2 of the Datasheet for the Intel® Core™ i7-800 and i5-700 desktop processor series. The

Strany 80

Processor Integrated I/O (IIO) Configuration Registers170 Datasheet, Volume 23.6.1.13 TXT.SINIT.MEMORY.SIZE—Intel® TXT SINIT Memory Size RegisterThis

Strany 81

Datasheet, Volume 2 171Processor Integrated I/O (IIO) Configuration Registers3.6.1.15 TXT.HEAP.BASE—Intel® TXT HEAP Code Base RegisterThis register ho

Strany 82

Processor Integrated I/O (IIO) Configuration Registers172 Datasheet, Volume 23.6.1.17 TXT.MSEG.BASE—Intel® TXT MSEG Base RegisterThis register holds a

Strany 83

Datasheet, Volume 2 173Processor Integrated I/O (IIO) Configuration Registers3.6.1.19 TXT.SCRATCHPAD0—Intel® TXT Scratch Pad Register 0Intel TXT Scrat

Strany 84

Processor Integrated I/O (IIO) Configuration Registers174 Datasheet, Volume 23.6.1.21 TXT.CMD.OPEN.LOCALITY1—Intel® TXT Open Locality 1 CommandEnables

Strany 85

Datasheet, Volume 2 175Processor Integrated I/O (IIO) Configuration RegistersNote: PRIVATE space must also be Open for Locality 2 to be decoded as Int

Strany 86 - 23:8 RO 0h Reserved

Processor Integrated I/O (IIO) Configuration Registers176 Datasheet, Volume 23.7 Intel® QuickPath Interconnect Device/FunctionsThe following device/fu

Strany 87 - 23 RO 0 Reserved

Datasheet, Volume 2 177Processor Integrated I/O (IIO) Configuration Registers3.7.1 Intel® QuickPath Interconnect Link Layer RegistersThe link layer re

Strany 88

Processor Integrated I/O (IIO) Configuration Registers178 Datasheet, Volume 23.7.1.4 QPI[0]LCL—Intel® QuickPath Interconnect Link ControlRegister per

Strany 89

Datasheet, Volume 2 179Processor Integrated I/O (IIO) Configuration Registers3.7.1.5 QPI[0]LCRDC—Intel® QuickPath Interconnect Link Credit ControlRegi

Strany 90

Introduction18 Datasheet, Volume 2§RWORead/Write Once. A register bit with this attribute can be written to only once after power up. After the first

Strany 91

Processor Integrated I/O (IIO) Configuration Registers180 Datasheet, Volume 23.7.2 Intel® QuickPath Interconnect Routing & Protocol Layer Register

Strany 92

Datasheet, Volume 2 181Processor Integrated I/O (IIO) Configuration Registers3.7.2.1 QPIPCTRL0—Intel® QuickPath Interconnect Protocol Control 0Registe

Strany 93

Processor Integrated I/O (IIO) Configuration Registers182 Datasheet, Volume 23.7.2.3 CAPHDRH—PCI Express® Capability Header High RegisterCapability he

Strany 94 - Registers (Sheet 1 of 2)

Datasheet, Volume 2 183Processor Uncore Configuration Registers4 Processor Uncore Configuration RegistersThe processor supports PCI configuration spac

Strany 95 - Registers (Sheet 2 of 2)

Processor Uncore Configuration Registers184 Datasheet, Volume 24.2 Device MappingEach component in the processor is uniquely identified by a PCI bus a

Strany 96

Datasheet, Volume 2 185Processor Uncore Configuration Registers4.3 Detailed Configuration Space MapsTable 4-2. Device 0, Function 0 — Generic Non-core

Strany 97

Processor Uncore Configuration Registers186 Datasheet, Volume 2Table 4-3. Device 0, Function 1 — System Address Decoder RegistersDID VID 00h SAD_DRAM_

Strany 98

Datasheet, Volume 2 187Processor Uncore Configuration RegistersTable 4-4. Device 2, Function 0 — Intel® QuickPath Interconnect Link 0 RegistersDID VID

Strany 99

Processor Uncore Configuration Registers188 Datasheet, Volume 2Table 4-5. Device 2, Function 1 — Intel® QuickPath Interconnect Physical 0 RegistersDID

Strany 100 - (Sheet 2 of 3)

Datasheet, Volume 2 189Processor Uncore Configuration Registers Table 4-6. Device 3, Function 0 — Integrated Memory Controller RegistersDID VID 00h 80

Strany 101 - “Capabilities List.”

Datasheet, Volume 2 19Configuration Process and Registers2 Configuration Process and Registers2.1 Platform Configuration StructureThe DMI physically c

Strany 102 - (Sheet 2 of 2)

Processor Uncore Configuration Registers190 Datasheet, Volume 2Table 4-7. Device 3, Function 1 — Target Address Decoder RegistersDID VID 00h TAD_DRAM_

Strany 103

Datasheet, Volume 2 191Processor Uncore Configuration RegistersTable 4-8. Device 3, Function 2 — Memory Controller Test RegistersDID VID 00h 80hPCISTS

Strany 104

Processor Uncore Configuration Registers192 Datasheet, Volume 2Table 4-9. Device 3, Function 4 — Integrated Memory Controller Test Registers DID VID 0

Strany 105 - Capability List Register

Datasheet, Volume 2 193Processor Uncore Configuration RegistersTable 4-10. Device 4, Function 0 — Integrated Memory Controller Channel 0 Control Regis

Strany 106 - 3.4.3.2 NXTPTR—PCI Express

Processor Uncore Configuration Registers194 Datasheet, Volume 2Table 4-11. Device 4, Function 1 — Integrated Memory Controller Channel 0 Address Regis

Strany 107 - Device Capabilities Register

Datasheet, Volume 2 195Processor Uncore Configuration RegistersTable 4-12. Device 4, Function 2 — Integrated Memory Controller Channel 0 Rank Register

Strany 108 - Device Control Register

Processor Uncore Configuration Registers196 Datasheet, Volume 2Table 4-13. Device 4, Function 3 — Integrated Memory Controller Channel 0 Thermal Contr

Strany 109

Datasheet, Volume 2 197Processor Uncore Configuration RegistersTable 4-14. Device 5, Function 0 — Integrated Memory Controller Channel 1 Control Regis

Strany 110 - Device Status Register

Processor Uncore Configuration Registers198 Datasheet, Volume 2Table 4-15. Device 5, Function 1 — Integrated Memory Controller Channel 1 Address Regis

Strany 111 - 3.4.4 Intel

Datasheet, Volume 2 199Processor Uncore Configuration RegistersTable 4-16. Device 5, Function 2 — Integrated Memory Controller Channel 1 Rank Register

Strany 112 - Bit Attr Default Description

2 Datasheet, Volume 2Legal Lines and DisclaimersINFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IM

Strany 113 - 3.4.4.6 NCMEM.BASE—NCMEM Base

Configuration Process and Registers20 Datasheet, Volume 2Control/Status registers and Function 4 contains miscellaneous control/status registers on po

Strany 114 - (Sheet 1 of 3)

Processor Uncore Configuration Registers200 Datasheet, Volume 2Table 4-17. Device 5, Function 3 — Integrated Memory Controller Channel 1 Thermal Contr

Strany 115

Datasheet, Volume 2 201Processor Uncore Configuration Registers4.4 PCI Standard RegistersThese registers appear in every function for every device.4.4

Strany 116 - (Sheet 3 of 3)

Processor Uncore Configuration Registers202 Datasheet, Volume 24.4.3 RID—Revision Identification RegisterThis register contains the revision number of

Strany 117

Datasheet, Volume 2 203Processor Uncore Configuration Registers4.4.3.1 Stepping Revision ID (SRID)This register contains the revision number of the pr

Strany 118

Processor Uncore Configuration Registers204 Datasheet, Volume 24.4.4 CCR—Class Code RegisterThis register contains the Class Code for the device. Writ

Strany 119

Datasheet, Volume 2 205Processor Uncore Configuration Registers4.4.5 HDR—Header Type RegisterThis register identifies the header layout of the configu

Strany 120

Processor Uncore Configuration Registers206 Datasheet, Volume 24.4.7 SID—Subsystem IdentityThis register identifies the system. It appears in every fu

Strany 121

Datasheet, Volume 2 207Processor Uncore Configuration Registers4.4.8 PCICMD—Command RegisterThis register defines the PCI 3.0 compatible command regis

Strany 122

Processor Uncore Configuration Registers208 Datasheet, Volume 24.4.9 PCISTS—PCI Status RegisterThe PCI Status register is a 16-bit status register tha

Strany 123

Datasheet, Volume 2 209Processor Uncore Configuration Registers4.5 SAD—System Address Decoder Registers4.5.1 SAD_PAM0123Register for legacy device 0,

Strany 124

Datasheet, Volume 2 21Configuration Process and Registers2.2 Configuration MechanismsThe processor is the originator of configuration cycles. Internal

Strany 125 - VT-d Chipset Registers

Processor Uncore Configuration Registers210 Datasheet, Volume 227:26 RO 0 Reserved25:24 RW 0PAM3_LOENABLE. 0D0000h–0D3FFFh Attribute (LOENABLE) This f

Strany 126 - 3.4.4.30 VTGENCTRL—Intel

Datasheet, Volume 2 211Processor Uncore Configuration Registers4.5.2 SAD_PAM456Register for legacy device 0, function 0, 94h-97h address space.Device:

Strany 127

Processor Uncore Configuration Registers212 Datasheet, Volume 24.5.3 SAD_HENRegister for legacy Hole Enable.4.5.4 SAD_SMRAMRegister for legacy 9Dh add

Strany 128 - VT-d Status Register

Datasheet, Volume 2 213Processor Uncore Configuration Registers4.5.5 SAD_PCIEXBARGlobal register for PCI ExpressXBAR address space.4.5.6 SAD_TPCIEXBAR

Strany 129 - 0DCh-0E8h by 4

Processor Uncore Configuration Registers214 Datasheet, Volume 24.5.7 SAD_MCSEG_BASEGlobal register for McSEG address space. These are designed to look

Strany 130 - 110h-11Ch by 4

Datasheet, Volume 2 215Processor Uncore Configuration Registers4.5.9 SAD_MESEG_BASERegister for Intel Management Engine (Intel ME) range base address.

Strany 131 - 140h-14Ch by 4

Processor Uncore Configuration Registers216 Datasheet, Volume 24.5.11 SAD_DRAM_RULE_0; SAD_DRAM_RULE_1SAD_DRAM_RULE_2; SAD_DRAM_RULE_3SAD_DRAM_RULE_4;

Strany 132 - 170h-17Ch by 4

Datasheet, Volume 2 217Processor Uncore Configuration Registers4.5.12 SAD_INTERLEAVE_LIST_0; SAD_INTERLEAVE_LIST_1SAD_INTERLEAVE_LIST_2; SAD_INTERLEAV

Strany 133 - 188h-19Ch by 4

Processor Uncore Configuration Registers218 Datasheet, Volume 24.6 Intel® QuickPath Interconnect Link Registers4.6.1 QPI_QPILCL_L0Intel QuickPath Inte

Strany 134 - 3.4.6.2 GENMCA—Generate MCA

Datasheet, Volume 2 219Processor Uncore Configuration Registers5:4 RWST 0LLR_TO_LINK_RESET Consecutive LLRs to Link Reset — Sticky, Late action.00 = u

Strany 135 - 3.4.6.3 SYRE—System Reset

Configuration Process and Registers22 Datasheet, Volume 2the base address for the block of addresses below 4 GB for the configuration space associated

Strany 136

Processor Uncore Configuration Registers220 Datasheet, Volume 24.7 Integrated Memory Controller Control Registers4.7.1 MC_CONTROLPrimary control regis

Strany 137 - VT-d Memory Mapped Registers

Datasheet, Volume 2 221Processor Uncore Configuration Registers4.7.2 MC_SMI_DIMM_ERROR_STATUSSMI DIMM error threshold overflow status register. This b

Strany 138 - 3.5.1 Intel

Processor Uncore Configuration Registers222 Datasheet, Volume 24.7.4 MC_STATUSMC Primary Status register.4.7.5 MC_RESET_CONTROLDIMM Reset enabling con

Strany 139 - Table 3-14. Intel

Datasheet, Volume 2 223Processor Uncore Configuration Registers4.7.6 MC_CHANNEL_MAPPERChannel mapping register. The sequence of operations to update t

Strany 140

Processor Uncore Configuration Registers224 Datasheet, Volume 24.7.8 MC_CFG_LOCKBIOS must write the MC_CFG_LOCK bit after configuration is complete to

Strany 141 - 3.5.2 Register Description

Datasheet, Volume 2 225Processor Uncore Configuration Registers4.7.9 MC_RD_CRDT_INITThese registers contain the initial read credits available for iss

Strany 142 - 3.5.2.2 VTD_CAP[0:1]—Intel

Processor Uncore Configuration Registers226 Datasheet, Volume 24.7.10 MC_CRDT_WR_THLDMemory Controller Write Credit Thresholds. A Write threshold is d

Strany 143 - VT-d Capability Register

Datasheet, Volume 2 227Processor Uncore Configuration Registers4.8 TAD—Target Address Decoder Registers4.8.1 TAD_DRAM_RULE_0; TAD_DRAM_RULE_1TAD_DRAM_

Strany 144 - 18h, 1018h

Processor Uncore Configuration Registers228 Datasheet, Volume 24.8.2 TAD_INTERLEAVE_LIST_0; TAD_INTERLEAVE_LIST_1TAD_INTERLEAVE_LIST_2; TAD_INTERLEAVE

Strany 145 - (Sheet 1 of 2)

Datasheet, Volume 2 229Processor Uncore Configuration Registers4.9 Integrated Memory Controller Test Registers4.9.1 Integrated Memory Controller Padsc

Strany 146 - 28h, 1028h

Datasheet, Volume 2 23Configuration Process and Registers2.3 Routing Configuration AccessesThe processor supports two PCI related interfaces: DMI and

Strany 147 - 34h, 1034h

Processor Uncore Configuration Registers230 Datasheet, Volume 2The mask and halt bits are defined as shown in Table 4-20.There are 3 registers defined

Strany 148 - 38h, 1038h

Datasheet, Volume 2 231Processor Uncore Configuration RegistersA write operation is performed by writing the payload in the data register including ma

Strany 149 - 64h, 1064h

Processor Uncore Configuration Registers232 Datasheet, Volume 24.9.3 MC_DIMM_CLK_RATIORequested DIMM clock ratio (Qclk). This is the data rate going t

Strany 150 - 70h, 1070h

Datasheet, Volume 2 233Processor Uncore Configuration Registers4.9.5 MC_TEST_PH_CTRMemory test Control Register4.9.6 MC_TEST_PH_PISMemory test physica

Strany 151 - 88h, 1088h

Processor Uncore Configuration Registers234 Datasheet, Volume 24.9.7 MC_TEST_PAT_GCTRPattern Generator Control.Device: 3Function: 4Offset: A8hAccess a

Strany 152 - Register

Datasheet, Volume 2 235Processor Uncore Configuration Registers4.9.8 MC_TEST_PAT_BAMemory Test Pattern Generator Buffer.4.9.9 MC_TEST_PAT_ISMemory tes

Strany 153 - A8h, 10A8h

Processor Uncore Configuration Registers236 Datasheet, Volume 24.9.11 MC_TEST_EP_SCCTLMemory test electrical parameter scan chain control register.4.9

Strany 154 - Table Base Address Register

Datasheet, Volume 2 237Processor Uncore Configuration Registers4.10 Integrated Memory Controller Channel Control Registers4.10.1 MC_CHANNEL_0_DIMM_RES

Strany 155 - 200h, 1200h

Processor Uncore Configuration Registers238 Datasheet, Volume 24.10.2 MC_CHANNEL_0_DIMM_INIT_CMDMC_CHANNEL_1_DIMM_INIT_CMDIntegrated Memory Controller

Strany 156 - 208h, 1208h

Datasheet, Volume 2 239Processor Uncore Configuration Registers4.10.3 MC_CHANNEL_0_DIMM_INIT_PARAMSMC_CHANNEL_1_DIMM_INIT_PARAMSInitialization sequenc

Strany 157 - Register Map

Configuration Process and Registers24 Datasheet, Volume 22.3.1 Internal Device Configuration AccessesThe processor decodes the Bus Number (Bits 23:16)

Strany 158 - Table 3-16. Intel

Processor Uncore Configuration Registers240 Datasheet, Volume 24.10.4 MC_CHANNEL_0_DIMM_INIT_STATUSMC_CHANNEL_1_DIMM_INIT_STATUSThe initialization sta

Strany 159 - Table 3-17. Intel

Datasheet, Volume 2 241Processor Uncore Configuration Registers4.10.5 MC_CHANNEL_0_DDR3CMDMC_CHANNEL_1_DDR3CMDDDR3 Configuration Command. This registe

Strany 160 - Table 3-18. Intel

Processor Uncore Configuration Registers242 Datasheet, Volume 24.10.6 MC_CHANNEL_0_REFRESH_THROTTLE_SUPPORTMC_CHANNEL_1_REFRESH_THROTTLE_SUPPORTThis r

Strany 161 - Table 3-19. Intel

Datasheet, Volume 2 243Processor Uncore Configuration Registers4.10.8 MC_CHANNEL_0_MRS_VALUE_2MC_CHANNEL_1_MRS_VALUE_2The initial MRS register values

Strany 162 - XT Status Register

Processor Uncore Configuration Registers244 Datasheet, Volume 24.10.9 MC_CHANNEL_0_RANK_PRESENTMC_CHANNEL_1_RANK_PRESENTThis register provides the ran

Strany 163 - Base: TXT_PR Offset: 0000h

Datasheet, Volume 2 245Processor Uncore Configuration Registers4.10.10 MC_CHANNEL_0_RANK_TIMING_AMC_CHANNEL_1_RANK_TIMING_AThis register contains para

Strany 164 - TXT Error Status Register

Processor Uncore Configuration Registers246 Datasheet, Volume 214:11 RW 0tdrRdTWr Minimum delay between Read followed by a write to different ranks on

Strany 165 - TXT Threads Join Register

Datasheet, Volume 2 247Processor Uncore Configuration Registers4.10.11 MC_CHANNEL_0_RANK_TIMING_BMC_CHANNEL_1_RANK_TIMING_BThis register contains para

Strany 166 - 3.6.1.6 TXT.CMD.RESET—Intel

Processor Uncore Configuration Registers248 Datasheet, Volume 24.10.12 MC_CHANNEL_0_BANK_TIMINGMC_CHANNEL_1_BANK_TIMINGThis register contains paramete

Strany 167 - 3.6.1.8 TXT.VER.QPIIF

Datasheet, Volume 2 249Processor Uncore Configuration Registers4.10.14 MC_CHANNEL_0_CKE_TIMINGMC_CHANNEL_1_CKE_TIMINGThis register contains parameters

Strany 168 - TXT Identifier Register

Datasheet, Volume 2 25Configuration Process and Registers2.3.2.2 DMI Configuration AccessesAccesses to disabled processor internal devices, bus number

Strany 169 - TXT SINIT Code Base Register

Processor Uncore Configuration Registers250 Datasheet, Volume 24.10.15 MC_CHANNEL_0_ZQ_TIMINGMC_CHANNEL_1_ZQ_TIMINGThis register contains parameters t

Strany 170 - TXT MLE Join Base Register

Datasheet, Volume 2 251Processor Uncore Configuration Registers4.10.17 MC_CHANNEL_0_ODT_PARAMS1MC_CHANNEL_1_ODT_PARAMS1This register contains paramete

Strany 171 - TXT HEAP Size Register

Processor Uncore Configuration Registers252 Datasheet, Volume 24.10.18 MC_CHANNEL_0_ODT_PARAMS2MC_CHANNEL_1_ODT_PARAMS2This register contains paramete

Strany 172 - TXT MSEG Size Register

Datasheet, Volume 2 253Processor Uncore Configuration Registers4.10.20 MC_CHANNEL_0_ODT_MATRIX_RANK_4_7_RDMC_CHANNEL_1_ODT_MATRIX_RANK_4_7_RDThis regi

Strany 173 - TXT Scratch Pad Register 1

Processor Uncore Configuration Registers254 Datasheet, Volume 24.10.23 MC_CHANNEL_0_WAQ_PARAMSMC_CHANNEL_1_WAQ_PARAMSThis register contains parameters

Strany 174 - Base: TXT_PR Offset: 0388h

Datasheet, Volume 2 255Processor Uncore Configuration Registers4.10.24 MC_CHANNEL_0_SCHEDULER_PARAMSMC_CHANNEL_1_SCHEDULER_PARAMSThese are the paramet

Strany 175 - TXT Public Key Hash Register

Processor Uncore Configuration Registers256 Datasheet, Volume 24.10.26 MC_CHANNEL_0_TX_BG_SETTINGSMC_CHANNEL_1_TX_BG_SETTINGSThese are the parameters

Strany 176 - 3.7 Intel

Datasheet, Volume 2 257Processor Uncore Configuration Registers4.10.27 MC_CHANNEL_0_RX_BGF_SETTINGSMC_CHANNEL_1_RX_BGF_SETTINGSThese are the parameter

Strany 177 - 3.7.1 Intel

Processor Uncore Configuration Registers258 Datasheet, Volume 24.10.29 MC_CHANNEL_0_EW_BGF_OFFSET_SETTINGSMC_CHANNEL_1_EW_BGF_OFFSET_SETTINGSThese are

Strany 178 - 3.7.1.4 QPI[0]LCL—Intel

Datasheet, Volume 2 259Processor Uncore Configuration Registers4.10.31 MC_CHANNEL_0_PAGETABLE_PARAMS1MC_CHANNEL_1_PAGETABLE_PARAMS1These are the param

Strany 179 - 3.7.1.5 QPI[0]LCRDC—Intel

Configuration Process and Registers26 Datasheet, Volume 2In addition to reserved bits within a register, the processor contains address locations in t

Strany 180 - Registers

Processor Uncore Configuration Registers260 Datasheet, Volume 24.10.33 MC_TX_BG_CMD_DATA_RATIO_SETTINGS_CH0MC_TX_BG_CMD_DATA_RATIO_SETTINGS_CH1Channel

Strany 181 - Isochronous Reservation

Datasheet, Volume 2 261Processor Uncore Configuration Registers4.11 Integrated Memory Controller Channel Address Registers4.11.1 MC_DOD_CH0_0MC_DOD_CH

Strany 182 - 3.7.2.3 CAPHDRH—PCI Express

Processor Uncore Configuration Registers262 Datasheet, Volume 24.11.2 MC_DOD_CH1_0MC_DOD_CH1_1Channel 1 DIMM Organization Descriptor Register.Device:

Strany 183

Datasheet, Volume 2 263Processor Uncore Configuration Registers4.11.3 MC_SAG_CH0_0; MC_SAG_CH0_1; MC_SAG_CH0_2; MC_SAG_CH0_3; MC_SAG_CH0_4; MC_SAG_CH0

Strany 184 - 4.2 Device Mapping

Processor Uncore Configuration Registers264 Datasheet, Volume 24.11.4 MC_SAG_CH1_0; MC_SAG_CH1_1; MC_SAG_CH1_2; MC_SAG_CH1_3; MC_SAG_CH1_4; MC_SAG_CH1

Strany 185

Datasheet, Volume 2 265Processor Uncore Configuration Registers4.12 Integrated Memory Controller Channel Rank Registers4.12.1 MC_RIR_LIMIT_CH0_0; MC_R

Strany 186

Processor Uncore Configuration Registers266 Datasheet, Volume 24.12.3 MC_RIR_WAY_CH0_0; MC_RIR_WAY_CH0_1; MC_RIR_WAY_CH0_2; MC_RIR_WAY_CH0_3; MC_RIR_W

Strany 187

Datasheet, Volume 2 267Processor Uncore Configuration Registers4.12.4 MC_RIR_WAY_CH1_0; MC_RIR_WAY_CH1_1MC_RIR_WAY_CH1_2; MC_RIR_WAY_CH1_3MC_RIR_WAY_C

Strany 188

Processor Uncore Configuration Registers268 Datasheet, Volume 24.13 Memory Thermal Control4.13.1 MC_THERMAL_CONTROL0MC_THERMAL_CONTROL1Controls for th

Strany 189

Datasheet, Volume 2 269Processor Uncore Configuration Registers4.13.3 MC_THERMAL_DEFEATURE0MC_THERMAL_DEFEATURE1Thermal Throttle defeature register.4.

Strany 190

Datasheet, Volume 2 27Processor Integrated I/O (IIO) Configuration Registers3 Processor Integrated I/O (IIO) Configuration Registers3.1 Processor IIO

Strany 191

Processor Uncore Configuration Registers270 Datasheet, Volume 24.13.5 MC_THERMAL_PARAMS_B0MC_THERMAL_PARAMS_B1Parameters used by the thermal throttlin

Strany 192

Datasheet, Volume 2 271Processor Uncore Configuration Registers4.13.7 MC_CLOSED_LOOP0MC_CLOSED_LOOP1This register controls the closed loop thermal res

Strany 193 - Control Registers

Processor Uncore Configuration Registers272 Datasheet, Volume 24.13.9 MC_RANK_VIRTUAL_TEMP0MC_RANK_VIRTUAL_TEMP1This register contains the 8 most sign

Strany 194 - Address Registers

Datasheet, Volume 2 273Processor Uncore Configuration Registers4.13.11 MC_DDR_THERM_STATUS0MC_DDR_THERM_STATUS1This register contains the status porti

Strany 195 - Rank Registers

Processor Uncore Configuration Registers274 Datasheet, Volume 2

Strany 196 - Thermal Control Registers

Datasheet, Volume 2 275System Address Map5 System Address Map5.1 IntroductionThis chapter provides a basic overview of the system address map and desc

Strany 197

System Address Map276 Datasheet, Volume 2The processor supports PCI Express* upper pre-fetchable base/limit registers. This allows the PCI Express uni

Strany 198

Datasheet, Volume 2 277System Address Map5.2.1 System Address MapFigure 5-1. System address Map16MB1MB1MB1MB64 MB –256 MB1MB8MB0A_0000C_0000E_00001 MB

Strany 199

System Address Map278 Datasheet, Volume 25.2.2 System DRAM Memory RegionsThese address ranges are always mapped to system DRAM memory, regardless of t

Strany 200

Datasheet, Volume 2 279System Address Map5.2.3 VGA/SMM and Legacy C/D/E/F RegionsFigure 5-2 shows the memory address regions below 1 MB. These regions

Strany 201 - 4.4 PCI Standard Registers

Processor Integrated I/O (IIO) Configuration Registers28 Datasheet, Volume 23.2 Device MappingAll devices on the Integrated I/O Module reside on PCI B

Strany 202 - 202 Datasheet, Volume 2

System Address Map280 Datasheet, Volume 2The VGA memory address range can also be mapped to system memory in SMM. IIO is totally transparent to the wo

Strany 203

Datasheet, Volume 2 281System Address Map5.2.4.1 Relocatable TSEGThese are system DRAM memory regions that are used for SMM/CMM mode operation. IIO wo

Strany 204 - 4.4.4 CCR—Class Code Register

System Address Map282 Datasheet, Volume 25.2.5.2 MMIOLThis region is used for PCIe device memory addressing below 4 GB. Each IIO in the system is allo

Strany 205

Datasheet, Volume 2 283System Address Map5.2.5.6 Local XAPICThe processor Interrupt space is the address used to deliver interrupts to the processor(s

Strany 206 - 4.4.7 SID—Subsystem Identity

System Address Map284 Datasheet, Volume 25.2.6 Address Regions above 4 GB5.2.6.1 High System MemoryThis region is used to describe the address range o

Strany 207 - 4.4.8 PCICMD—Command Register

Datasheet, Volume 2 285System Address Map5.2.6.3 BIOS Notes on Address Allocation above 4 GBThe processor does not support hot added memory. Hence, no

Strany 208

System Address Map286 Datasheet, Volume 25.3.2 ISA AddressesIIO supports ISA addressing per the PCI-PCI Bridge 1.2 Specification. ISA addressing is en

Strany 209 - 4.5.1 SAD_PAM0123

Datasheet, Volume 2 287System Address Mapremote peer-to-peer. Refer to section Section 5.8.1 and Section 5.8.2 for details of how these registers are

Strany 210

System Address Map288 Datasheet, Volume 25.5.2 SMM Space RestrictionsIf any of the following conditions are violated the results of SMM accesses are u

Strany 211 - 4.5.2 SAD_PAM456

Datasheet, Volume 2 289System Address Map5.5.4 SMM Control CombinationsThe G_SMRAME bit provides a global enable for all SMM memory. The D_OPEN bit al

Strany 212 - 4.5.4 SAD_SMRAM

Datasheet, Volume 2 29Processor Integrated I/O (IIO) Configuration Registerstreated as static in the sense that they will not be changed without the d

Strany 213 - 4.5.6 SAD_TPCIEXBAR

System Address Map290 Datasheet, Volume 2PCI Express and DMI Interface read accesses to the GMADR range are not supported therefore will have no addre

Strany 214 - 4.5.8 SAD_MCSEG_MASK

Datasheet, Volume 2 291System Address Map5.8 IIO Address DecodingIn general, software needs to guarantee that for a given address there can only be a

Strany 215 - 4.5.10 SAD_MESEG_MASK

System Address Map292 Datasheet, Volume 2bit. There is no decode enable bit for configuration cycle decoding towards either a PCIe port or the interna

Strany 216

Datasheet, Volume 2 293System Address Map5.8.1.4 Summary of Outbound Target Decoder EntriesTable 5-4 provides a list of all the target decoder entries

Strany 217

System Address Map294 Datasheet, Volume 2Table 5-6 details IIO behavior for configuration requests from Intel QuickPath Interconnect and peer-to-peer

Strany 218 - 4.6 Intel

Datasheet, Volume 2 295System Address Map5.8.2 Inbound Address DecodingThis section covers the decoding that is done on any transaction that is receiv

Strany 219

System Address Map296 Datasheet, Volume 25.8.2.2 Summary of Inbound Address DecodingTable 5-8 summarizes IIO behavior on inbound memory transactions f

Strany 220 - 4.7.1 MC_CONTROL

Datasheet, Volume 2 297System Address MapNotes:1. Note that VTBAR range would be within the MMIOL range of that IIO. And by that token, VTBAR range ca

Strany 221 - 4.7.3 MC_SMI_CNTRL

System Address Map298 Datasheet, Volume 2Table 5-9 summarizes IIO behavior on inbound I/O transactions from any PCIe port.Notes:1. Inbound I/O is enab

Strany 222 - 4.7.5 MC_RESET_CONTROL

Datasheet, Volume 2 299System Address MapTable 5-10 summarizes IIO behavior on inbound configuration transactions from any PCIe port.Notes:1. When for

Strany 223 - 4.7.7 MC_MAX_DOD

Datasheet, Volume 2 3Contents1Introduction...

Strany 224 - 4.7.8 MC_CFG_LOCK

Processor Integrated I/O (IIO) Configuration Registers30 Datasheet, Volume 2Figure 3-1 illustrates how each PCI Express port’s configuration space app

Strany 225 - 4.7.9 MC_RD_CRDT_INIT

System Address Map300 Datasheet, Volume 25.8.3 Intel® VT-d Address Map ImplicationsIntel VT-d applies only to inbound memory transactions. Inbound I/O

Strany 226 - 4.7.10 MC_CRDT_WR_THLD

Datasheet, Volume 2 31Processor Integrated I/O (IIO) Configuration RegistersTable 3-2. Device 0 (DMI) Configuration MapDID VID 00h 80hPCISTS PCICMD 04

Strany 227

Processor Integrated I/O (IIO) Configuration Registers32 Datasheet, Volume 2Table 3-3. Device 0 (DMI) Extended Configuration Map100hPERFCTRLSTS180h104

Strany 228

Datasheet, Volume 2 33Processor Integrated I/O (IIO) Configuration RegistersTable 3-4. Device 3,5 PCI Express* Registers Legacy Configuration MapDID V

Strany 229

Processor Integrated I/O (IIO) Configuration Registers34 Datasheet, Volume 2Table 3-5. Device 3,5 PCI Express* Registers Extended Configuration Map100

Strany 230 - Control Register

Datasheet, Volume 2 35Processor Integrated I/O (IIO) Configuration Registers3.3.3 Standard PCI Configuration Space (0h to 3Fh) — Type 0/1 Common Confi

Strany 231

Processor Integrated I/O (IIO) Configuration Registers36 Datasheet, Volume 23.3.3.3 PCICMD—PCI Command RegisterThis register defines the PCI 3.0 compa

Strany 232 - 4.9.4 MC_TEST_LTRCON

Datasheet, Volume 2 37Processor Integrated I/O (IIO) Configuration Registers (Sheet 1 of 2)Register: PCICMDDevice: 3,5 (PCIe*)Function: 0Offset: 04hB

Strany 233 - 4.9.6 MC_TEST_PH_PIS

Processor Integrated I/O (IIO) Configuration Registers38 Datasheet, Volume 23.3.3.4 PCISTS—PCI Status RegisterThe PCI Status register is a 16-bit stat

Strany 234 - 4.9.7 MC_TEST_PAT_GCTR

Datasheet, Volume 2 39Processor Integrated I/O (IIO) Configuration Registers13 RW1C 0Received Master Abort StatusThis bit is set when a device experie

Strany 235 - 4.9.10 MC_TEST_PAT_DCD

4 Datasheet, Volume 23.3.4.2 SNXTPTR—Subsystem ID Next Pointer ...513.3.4.3 SVID—Subsystem Vendor ID ...

Strany 236 - 4.9.12 MC_TEST_EP_SCD

Processor Integrated I/O (IIO) Configuration Registers40 Datasheet, Volume 23.3.3.5 RID—Revision Identification RegisterThis register contains the rev

Strany 237

Datasheet, Volume 2 41Processor Integrated I/O (IIO) Configuration Registers3.3.3.7 CLSR—Cacheline Size Register3.3.3.8 PLAT—Primary Latency TimerThe

Strany 238 - MC_CHANNEL_1_DIMM_INIT_CMD

Processor Integrated I/O (IIO) Configuration Registers42 Datasheet, Volume 23.3.3.10 SVID—Subsystem Vendor IDThis register identifies the vendor of th

Strany 239 - MC_CHANNEL_1_DIMM_INIT_PARAMS

Datasheet, Volume 2 43Processor Integrated I/O (IIO) Configuration Registers3.3.3.14 INTPIN—Interrupt Pin RegisterThe INTP register identifies legacy

Strany 240 - MC_CHANNEL_1_DIMM_INIT_STATUS

Processor Integrated I/O (IIO) Configuration Registers44 Datasheet, Volume 23.3.3.17 SUBBUS—Subordinate Bus Number RegisterThis register identifies th

Strany 241 - MC_CHANNEL_1_DDR3CMD

Datasheet, Volume 2 45Processor Integrated I/O (IIO) Configuration Registers3.3.3.19 IOLIM—I/O Limit RegisterThe I/O Base register defines an address

Strany 242 - MC_CHANNEL_1_MRS_VALUE_0_1

Processor Integrated I/O (IIO) Configuration Registers46 Datasheet, Volume 23.3.3.20 SECSTS—Secondary Status RegisterSecondary Status register is a 16

Strany 243 - MC_CHANNEL_1_MRS_VALUE_2

Datasheet, Volume 2 47Processor Integrated I/O (IIO) Configuration Registers3.3.3.21 MBAS—Memory BaseThe Memory Base and Memory Limit registers define

Strany 244 - MC_CHANNEL_1_RANK_PRESENT

Processor Integrated I/O (IIO) Configuration Registers48 Datasheet, Volume 23.3.3.23 PMBASE—Prefetchable Memory Base RegisterThe Prefetchable Memory B

Strany 245 - MC_CHANNEL_1_RANK_TIMING_A

Datasheet, Volume 2 49Processor Integrated I/O (IIO) Configuration Registers3.3.3.25 PMBASEU—Prefetchable Memory Base (Upper 32 bits)The Prefetchable

Strany 246

Datasheet, Volume 2 53.4.2.4 PCISTS—PCI Status Register... 1013.4.2.5 RID—Revision Identification Reg

Strany 247 - MC_CHANNEL_1_RANK_TIMING_B

Processor Integrated I/O (IIO) Configuration Registers50 Datasheet, Volume 23.3.3.27 BCTRL—Bridge Control RegisterThe Bridge Control register provides

Strany 248 - MC_CHANNEL_1_REFRESH_TIMING

Datasheet, Volume 2 51Processor Integrated I/O (IIO) Configuration Registers3.3.4 Device-Specific PCI Configuration Space — 40h to FFh3.3.4.1 SCAPID—S

Strany 249 - MC_CHANNEL_1_CKE_TIMING

Processor Integrated I/O (IIO) Configuration Registers52 Datasheet, Volume 23.3.4.3 SVID—Subsystem Vendor ID3.3.4.4 SID—Subsystem Identity3.3.4.5 DMIR

Strany 250 - MC_CHANNEL_1_RCOMP_PARAMS

Datasheet, Volume 2 53Processor Integrated I/O (IIO) Configuration Registers3.3.4.6 MSICAPID—MSI Capability ID3.3.4.7 MSINXTPTR—MSI Next Pointer3.3.4.

Strany 251 - MC_CHANNEL_1_ODT_PARAMS1

Processor Integrated I/O (IIO) Configuration Registers54 Datasheet, Volume 23.3.4.9 MSIAR—MSI Address RegisterThe MSI Address Register (MSIAR) contain

Strany 252 - MC_CHANNEL_1_ODT_PARAMS2

Datasheet, Volume 2 55Processor Integrated I/O (IIO) Configuration Registers3.3.4.10 MSIDR—MSI Data RegisterThe MSI Data Register contains all the dat

Strany 253

Processor Integrated I/O (IIO) Configuration Registers56 Datasheet, Volume 23.3.4.12 MSIPENDING—MSI Pending Bit RegisterThe Mask Pending register enab

Strany 254 - MC_CHANNEL_1_WAQ_PARAMS

Datasheet, Volume 2 57Processor Integrated I/O (IIO) Configuration Registers3.3.4.15 PEGCAP—PCI Express* Capabilities RegisterThe PCI Express Capabili

Strany 255 - MC_CHANNEL_1_MAINTENANCE_OPS

Processor Integrated I/O (IIO) Configuration Registers58 Datasheet, Volume 23.3.4.16 DEVCAP—PCI Express* Device Capabilities RegisterThe PCI Express D

Strany 256 - MC_CHANNEL_1_TX_BG_SETTINGS

Datasheet, Volume 2 59Processor Integrated I/O (IIO) Configuration Registers3.3.4.17 DEVCTRL—PCI Express* Device Control Register The PCI Express Devi

Strany 257 - MC_CHANNEL_1_EW_BGF_SETTINGS

6 Datasheet, Volume 23.4.5.8 CWR[4:7]—Conditional Write Registers 4-7...1303.4.5.9 CWR[8:11]—Conditional Write Registers

Strany 258 - Device: 4, 5

Processor Integrated I/O (IIO) Configuration Registers60 Datasheet, Volume 21RW 0Non Fatal Error Reporting EnableApplies only to the PCI Express/DMI p

Strany 259

Datasheet, Volume 2 61Processor Integrated I/O (IIO) Configuration Registers3.3.4.18 DEVSTS—PCI Express* Device Status RegisterThe PCI Express Device

Strany 260

Processor Integrated I/O (IIO) Configuration Registers62 Datasheet, Volume 23.3.4.19 LNKCAP—PCI Express* Link Capabilities RegisterThe Link Capabiliti

Strany 261

Datasheet, Volume 2 63Processor Integrated I/O (IIO) Configuration Registers9:4 RWO 010000b Maximum Link WidthThis field indicates the maximum width

Strany 262 - MC_DOD_CH1_1

Processor Integrated I/O (IIO) Configuration Registers64 Datasheet, Volume 23.3.4.20 LNKCON—PCI Express* Link Control Register (Device 0)The PCI Expre

Strany 263 - MC_SAG_CH0_6; MC_SAG_CH0_7

Datasheet, Volume 2 65Processor Integrated I/O (IIO) Configuration Registers3.3.4.21 LNKCON—PCI Express* Link Control RegisterThe PCI Express Link Con

Strany 264 - MC_SAG_CH1_6; MC_SAG_CH1_7

Processor Integrated I/O (IIO) Configuration Registers66 Datasheet, Volume 23.3.4.22 LNKSTS—PCI Express* Link Status RegisterThe PCI Express Link Stat

Strany 265

Datasheet, Volume 2 67Processor Integrated I/O (IIO) Configuration Registers9:4 RO 0hNegotiated Link WidthThis field indicates the negotiated width of

Strany 266

Processor Integrated I/O (IIO) Configuration Registers68 Datasheet, Volume 23.3.4.23 SLTCAP—PCI Express* Slot Capabilities RegisterThe Slot Capabiliti

Strany 267

Datasheet, Volume 2 69Processor Integrated I/O (IIO) Configuration Registers3.3.4.24 SLTCON—PCI Express* Slot Control RegisterThe Slot Control registe

Strany 268 - 4.13 Memory Thermal Control

Datasheet, Volume 2 73.5.2.26 INTR_REMAP_TABLE_BASE[0:1]—Interrupt Remapping Table Base Address Register...

Strany 269 - MC_THERMAL_PARAMS_A1

Processor Integrated I/O (IIO) Configuration Registers70 Datasheet, Volume 23.3.4.25 ROOTCON—PCI Express* Root Control RegisterThe PCI Express Root Co

Strany 270 - MC_COOLING_COEF1

Datasheet, Volume 2 71Processor Integrated I/O (IIO) Configuration Registers3.3.4.26 ROOTCAP—PCI Express* Root Capabilities RegisterThe PCI Express Ro

Strany 271 - MC_THROTTLE_OFFSET1

Processor Integrated I/O (IIO) Configuration Registers72 Datasheet, Volume 23.3.4.27 ROOTSTS—PCI Express* Root Status RegisterThe PCI Express Root Sta

Strany 272 - MC_DDR_THERM_COMMAND1

Datasheet, Volume 2 73Processor Integrated I/O (IIO) Configuration Registers3.3.4.28 DEVCAP2—PCI Express* Device Capabilities Register 2Register: DEVC

Strany 273 - MC_DDR_THERM_STATUS1

Processor Integrated I/O (IIO) Configuration Registers74 Datasheet, Volume 23.3.4.29 DEVCTRL2—PCI Express* Device Control Register 2Register: DEVCTRL2

Strany 274 - 274 Datasheet, Volume 2

Datasheet, Volume 2 75Processor Integrated I/O (IIO) Configuration Registers3.3.4.30 LNKCON2—PCI Express* Link Control Register 2Register: LNKCON2Devi

Strany 275 - 5 System Address Map

Processor Integrated I/O (IIO) Configuration Registers76 Datasheet, Volume 23.3.4.31 LNKSTS2—PCI Express* Link Control Register 23.3.4.32 PMCAP—Power

Strany 276 - 5.2 Memory Address Space

Datasheet, Volume 2 77Processor Integrated I/O (IIO) Configuration Registers3.3.4.33 PMCSR—Power Management Control and Status Register (Device 0 DMI)

Strany 277 - LocalCSR/CPUOn

Processor Integrated I/O (IIO) Configuration Registers78 Datasheet, Volume 23.3.4.34 PMCSR—Power Management Control and Status RegisterThis register p

Strany 278 - System Address Map

Datasheet, Volume 2 79Processor Integrated I/O (IIO) Configuration Registers3.3.5 PCIe/DMI Extended Configuration SpaceThis section describes the exte

Strany 279 - 5.2.3.1 VGA/SMM Memory Space

8 Datasheet, Volume 24.4.3.2 Compatible Revision ID (CRID) ...2034.4.4 CCR—Class Code Register...

Strany 280 - 5.2.3.2 C/D/E/F Segments

Processor Integrated I/O (IIO) Configuration Registers80 Datasheet, Volume 220:16 RW 18hNumber of Outstanding RFOs/Pre-Allocated Non-Posted Requests f

Strany 281 - 5.2.5.1 PCI Express

Datasheet, Volume 2 81Processor Integrated I/O (IIO) Configuration Registers3.3.5.4 MISCCTRLSTS—Miscellaneous Control and Status Register (Sheet 1 of

Strany 282 - 5.2.5.3 Miscellaneous

Processor Integrated I/O (IIO) Configuration Registers82 Datasheet, Volume 227 RWS 0System Interrupt Only on Link BW/Management StatusThis bit, when s

Strany 283 - 5.2.5.9 Firmware

Datasheet, Volume 2 83Processor Integrated I/O (IIO) Configuration Registers3.3.5.5 CTOCTRL—Completion Time-out Control Register1RWO 0hInbound Configu

Strany 284 - 5.2.6.2 Memory Mapped IO High

Processor Integrated I/O (IIO) Configuration Registers84 Datasheet, Volume 23.3.6 DMI Root Complex Register BlockThis block is mapped into memory spac

Strany 285 - 5.3 IO Address Space

Datasheet, Volume 2 85Processor Integrated I/O (IIO) Configuration Registers3.3.6.1 DMIVCH—DMI Virtual Channel Capability HeaderThis register Indicate

Strany 286 - 5.4 Configuration/CSR Space

Processor Integrated I/O (IIO) Configuration Registers86 Datasheet, Volume 23.3.6.3 DMIVCCAP2—DMI Port VC Capability Register 2This register Describes

Strany 287 - 5.5.1 SMM Space Definition

Datasheet, Volume 2 87Processor Integrated I/O (IIO) Configuration Registers3.3.6.5 DMIVC0RCAP—DMI VC0 Resource Capability3.3.6.6 DMIVC0RCTL—DMI VC0 R

Strany 288 - 5.5.3 SMM Space Combinations

Processor Integrated I/O (IIO) Configuration Registers88 Datasheet, Volume 23.3.6.7 DMIVC0RSTS—DMI VC0 Resource StatusReports the Virtual Channel spec

Strany 289

Datasheet, Volume 2 89Processor Integrated I/O (IIO) Configuration Registers3.3.6.9 DMIVC1RCTL—DMI VC1 Resource ControlControls the resources associat

Strany 290 - 5.7 IIO Address Map Notes

Datasheet, Volume 2 94.9.9 MC_TEST_PAT_IS... 2354.9.10 MC_TEST_PAT_DCD .

Strany 291 - 5.8.1.1 General Overview

Processor Integrated I/O (IIO) Configuration Registers90 Datasheet, Volume 23.3.6.10 DMIVC1RSTS—DMI VC1 Resource StatusReports the Virtual Channel spe

Strany 292 - 5.8.1.2 FWH Decoding

Datasheet, Volume 2 91Processor Integrated I/O (IIO) Configuration Registers3.3.6.12 DMILCTRL—DMI Link ControlThis register allows control of DMI.3.3.

Strany 293

Processor Integrated I/O (IIO) Configuration Registers92 Datasheet, Volume 23.4 Integrated I/O Core Registers (Device 8, Function 0-3)This section des

Strany 294

Datasheet, Volume 2 93Processor Integrated I/O (IIO) Configuration RegistersTable 3-8. Core Registers (Device 8, Function 0) — Offset 100h–1FFhReserve

Strany 295 - 5.8.2.1 Overview

Processor Integrated I/O (IIO) Configuration Registers94 Datasheet, Volume 2Table 3-9. Core Registers (Device 8, Function 1) — Semaphore and ScratchPa

Strany 296

Datasheet, Volume 2 95Processor Integrated I/O (IIO) Configuration RegistersTable 3-10. Core Registers (Device 8, Function 1) — Semaphore and ScratchP

Strany 297

Processor Integrated I/O (IIO) Configuration Registers96 Datasheet, Volume 2Table 3-11. Core Registers (Device 8, Function 2) — System Control/Status

Strany 298

Datasheet, Volume 2 97Processor Integrated I/O (IIO) Configuration RegistersTable 3-12. Core Registers (Device 8, Function 3) — Miscellaneous Register

Strany 299 - PCIe port

Processor Integrated I/O (IIO) Configuration Registers98 Datasheet, Volume 23.4.2 Standard PCI Configuration Registers3.4.2.1 VID—Vendor Identificatio

Strany 300 - 5.8.3 Intel

Datasheet, Volume 2 99Processor Integrated I/O (IIO) Configuration Registers8RO 0SERR EnableFor PCI Express/DMI ports, this field enables notifying th

Komentáře k této Příručce

Žádné komentáře